startup_gd32f3x0.s 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. ;/*!
  2. ; \file startup_gd32f3x0.s
  3. ; \brief start up file
  4. ;*/
  5. ;/*
  6. ; Copyright (C) 2017 GigaDevice
  7. ; 2017-06-06, V1.0.0, firmware for GD32F3x0
  8. ;*/
  9. ; <h> Stack Configuration
  10. ; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>
  11. ; </h>
  12. Stack_Size EQU 0x00000400
  13. AREA STACK, NOINIT, READWRITE, ALIGN=3
  14. Stack_Mem SPACE Stack_Size
  15. __initial_sp
  16. ; <h> Heap Configuration
  17. ; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>
  18. ; </h>
  19. Heap_Size EQU 0x00000400
  20. AREA HEAP, NOINIT, READWRITE, ALIGN=3
  21. __heap_base
  22. Heap_Mem SPACE Heap_Size
  23. __heap_limit
  24. PRESERVE8
  25. THUMB
  26. ; /* reset Vector Mapped to at Address 0 */
  27. AREA RESET, DATA, READONLY
  28. EXPORT __Vectors
  29. EXPORT __Vectors_End
  30. EXPORT __Vectors_Size
  31. __Vectors DCD __initial_sp ; Top of Stack
  32. DCD Reset_Handler ; Reset Handler
  33. DCD NMI_Handler ; NMI Handler
  34. DCD HardFault_Handler ; Hard Fault Handler
  35. DCD MemManage_Handler ; MPU Fault Handler
  36. DCD BusFault_Handler ; Bus Fault Handler
  37. DCD UsageFault_Handler ; Usage Fault Handler
  38. DCD 0 ; Reserved
  39. DCD 0 ; Reserved
  40. DCD 0 ; Reserved
  41. DCD 0 ; Reserved
  42. DCD SVC_Handler ; SVCall Handler
  43. DCD DebugMon_Handler ; Debug Monitor Handler
  44. DCD 0 ; Reserved
  45. DCD PendSV_Handler ; PendSV Handler
  46. DCD SysTick_Handler ; SysTick Handler
  47. ; /* external interrupts handler */
  48. DCD WWDGT_IRQHandler ; 16:Window Watchdog Timer
  49. DCD LVD_IRQHandler ; 17:LVD through EXTI Line detect
  50. DCD RTC_IRQHandler ; 18:RTC through EXTI Line
  51. DCD FMC_IRQHandler ; 19:FMC
  52. DCD RCU_IRQHandler ; 20:RCU
  53. DCD EXTI0_1_IRQHandler ; 21:EXTI Line 0 and EXTI Line 1
  54. DCD EXTI2_3_IRQHandler ; 22:EXTI Line 2 and EXTI Line 3
  55. DCD EXTI4_15_IRQHandler ; 23:EXTI Line 4 to EXTI Line 15
  56. DCD TSI_IRQHandler ; 24:TSI
  57. DCD DMA_Channel0_IRQHandler ; 25:DMA Channel 0
  58. DCD DMA_Channel1_2_IRQHandler ; 26:DMA Channel 1 and DMA Channel 2
  59. DCD DMA_Channel3_4_IRQHandler ; 27:DMA Channel 3 and DMA Channel 4
  60. DCD ADC_CMP_IRQHandler ; 28:ADC and Comparator 0-1
  61. DCD TIMER0_BRK_UP_TRG_COM_IRQHandler ; 29:TIMER0 Break,Update,Trigger and Commutation
  62. DCD TIMER0_CC_IRQHandler ; 30:TIMER0 Capture Compare
  63. DCD TIMER1_IRQHandler ; 31:TIMER1
  64. DCD TIMER2_IRQHandler ; 32:TIMER2
  65. DCD TIMER5_DAC_IRQHandler ; 33:TIMER5 and DAC
  66. DCD 0 ; Reserved
  67. DCD TIMER13_IRQHandler ; 35:TIMER13
  68. DCD TIMER14_IRQHandler ; 36:TIMER14
  69. DCD TIMER15_IRQHandler ; 37:TIMER15
  70. DCD TIMER16_IRQHandler ; 38:TIMER16
  71. DCD I2C0_EV_IRQHandler ; 39:I2C0 Event
  72. DCD I2C1_EV_IRQHandler ; 40:I2C1 Event
  73. DCD SPI0_IRQHandler ; 41:SPI0
  74. DCD SPI1_IRQHandler ; 42:SPI1
  75. DCD USART0_IRQHandler ; 43:USART0
  76. DCD USART1_IRQHandler ; 44:USART1
  77. DCD 0 ; Reserved
  78. DCD CEC_IRQHandler ; 46:CEC
  79. DCD 0 ; Reserved
  80. DCD I2C0_ER_IRQHandler ; 48:I2C0 Error
  81. DCD 0 ; Reserved
  82. DCD I2C1_ER_IRQHandler ; 50:I2C1 Error
  83. DCD I2C2_EV_IRQHandler ; 51:I2C2 Event
  84. DCD I2C2_ER_IRQHandler ; 52:I2C2 Error
  85. DCD 0 ; Reserved
  86. DCD 0 ; Reserved
  87. DCD 0 ; Reserved
  88. DCD 0 ; Reserved
  89. DCD 0 ; Reserved
  90. DCD USBFS_WKUP_IRQHandler ; 58:USBFS Wakeup
  91. DCD 0 ; Reserved
  92. DCD 0 ; Reserved
  93. DCD 0 ; Reserved
  94. DCD 0 ; Reserved
  95. DCD 0 ; Reserved
  96. DCD DMA_Channel5_6_IRQHandler ; 64:DMA Channel5 and Channel6
  97. DCD 0 ; Reserved
  98. DCD 0 ; Reserved
  99. DCD SPI2_IRQHandler ; 67:SPI2
  100. DCD 0 ; Reserved
  101. DCD 0 ; Reserved
  102. DCD 0 ; Reserved
  103. DCD 0 ; Reserved
  104. DCD 0 ; Reserved
  105. DCD 0 ; Reserved
  106. DCD 0 ; Reserved
  107. DCD 0 ; Reserved
  108. DCD 0 ; Reserved
  109. DCD 0 ; Reserved
  110. DCD 0 ; Reserved
  111. DCD 0 ; Reserved
  112. DCD 0 ; Reserved
  113. DCD 0 ; Reserved
  114. DCD 0 ; Reserved
  115. DCD USBFS_IRQHandler ; 83:USBFS
  116. __Vectors_End
  117. __Vectors_Size EQU __Vectors_End - __Vectors
  118. AREA |.text|, CODE, READONLY
  119. ;/* reset Handler */
  120. Reset_Handler PROC
  121. EXPORT Reset_Handler [WEAK]
  122. IMPORT SystemInit
  123. IMPORT __main
  124. LDR R0, =SystemInit
  125. BLX R0
  126. LDR R0, =__main
  127. BX R0
  128. ENDP
  129. ;/* dummy Exception Handlers */
  130. NMI_Handler PROC
  131. EXPORT NMI_Handler [WEAK]
  132. B .
  133. ENDP
  134. HardFault_Handler\
  135. PROC
  136. EXPORT HardFault_Handler [WEAK]
  137. B .
  138. ENDP
  139. MemManage_Handler\
  140. PROC
  141. EXPORT MemManage_Handler [WEAK]
  142. B .
  143. ENDP
  144. BusFault_Handler\
  145. PROC
  146. EXPORT BusFault_Handler [WEAK]
  147. B .
  148. ENDP
  149. UsageFault_Handler\
  150. PROC
  151. EXPORT UsageFault_Handler [WEAK]
  152. B .
  153. ENDP
  154. SVC_Handler PROC
  155. EXPORT SVC_Handler [WEAK]
  156. B .
  157. ENDP
  158. DebugMon_Handler\
  159. PROC
  160. EXPORT DebugMon_Handler [WEAK]
  161. B .
  162. ENDP
  163. PendSV_Handler\
  164. PROC
  165. EXPORT PendSV_Handler [WEAK]
  166. B .
  167. ENDP
  168. SysTick_Handler\
  169. PROC
  170. EXPORT SysTick_Handler [WEAK]
  171. B .
  172. ENDP
  173. Default_Handler PROC
  174. ; /* external interrupts handler */
  175. EXPORT WWDGT_IRQHandler [WEAK]
  176. EXPORT LVD_IRQHandler [WEAK]
  177. EXPORT RTC_IRQHandler [WEAK]
  178. EXPORT FMC_IRQHandler [WEAK]
  179. EXPORT RCU_IRQHandler [WEAK]
  180. EXPORT EXTI0_1_IRQHandler [WEAK]
  181. EXPORT EXTI2_3_IRQHandler [WEAK]
  182. EXPORT EXTI4_15_IRQHandler [WEAK]
  183. EXPORT TSI_IRQHandler [WEAK]
  184. EXPORT DMA_Channel0_IRQHandler [WEAK]
  185. EXPORT DMA_Channel1_2_IRQHandler [WEAK]
  186. EXPORT DMA_Channel3_4_IRQHandler [WEAK]
  187. EXPORT ADC_CMP_IRQHandler [WEAK]
  188. EXPORT TIMER0_BRK_UP_TRG_COM_IRQHandler [WEAK]
  189. EXPORT TIMER0_CC_IRQHandler [WEAK]
  190. EXPORT TIMER1_IRQHandler [WEAK]
  191. EXPORT TIMER2_IRQHandler [WEAK]
  192. EXPORT TIMER5_DAC_IRQHandler [WEAK]
  193. EXPORT TIMER13_IRQHandler [WEAK]
  194. EXPORT TIMER14_IRQHandler [WEAK]
  195. EXPORT TIMER15_IRQHandler [WEAK]
  196. EXPORT TIMER16_IRQHandler [WEAK]
  197. EXPORT I2C0_EV_IRQHandler [WEAK]
  198. EXPORT I2C1_EV_IRQHandler [WEAK]
  199. EXPORT SPI0_IRQHandler [WEAK]
  200. EXPORT SPI1_IRQHandler [WEAK]
  201. EXPORT USART0_IRQHandler [WEAK]
  202. EXPORT USART1_IRQHandler [WEAK]
  203. EXPORT CEC_IRQHandler [WEAK]
  204. EXPORT I2C0_ER_IRQHandler [WEAK]
  205. EXPORT I2C1_ER_IRQHandler [WEAK]
  206. EXPORT I2C2_EV_IRQHandler [WEAK]
  207. EXPORT I2C2_ER_IRQHandler [WEAK]
  208. EXPORT USBFS_WKUP_IRQHandler [WEAK]
  209. EXPORT DMA_Channel5_6_IRQHandler [WEAK]
  210. EXPORT SPI2_IRQHandler [WEAK]
  211. EXPORT USBFS_IRQHandler [WEAK]
  212. ;/* external interrupts handler */
  213. WWDGT_IRQHandler
  214. LVD_IRQHandler
  215. RTC_IRQHandler
  216. FMC_IRQHandler
  217. RCU_IRQHandler
  218. EXTI0_1_IRQHandler
  219. EXTI2_3_IRQHandler
  220. EXTI4_15_IRQHandler
  221. TSI_IRQHandler
  222. DMA_Channel0_IRQHandler
  223. DMA_Channel1_2_IRQHandler
  224. DMA_Channel3_4_IRQHandler
  225. ADC_CMP_IRQHandler
  226. TIMER0_BRK_UP_TRG_COM_IRQHandler
  227. TIMER0_CC_IRQHandler
  228. TIMER1_IRQHandler
  229. TIMER2_IRQHandler
  230. TIMER5_DAC_IRQHandler
  231. TIMER13_IRQHandler
  232. TIMER14_IRQHandler
  233. TIMER15_IRQHandler
  234. TIMER16_IRQHandler
  235. I2C0_EV_IRQHandler
  236. I2C1_EV_IRQHandler
  237. SPI0_IRQHandler
  238. SPI1_IRQHandler
  239. USART0_IRQHandler
  240. USART1_IRQHandler
  241. CEC_IRQHandler
  242. I2C0_ER_IRQHandler
  243. I2C1_ER_IRQHandler
  244. I2C2_EV_IRQHandler
  245. I2C2_ER_IRQHandler
  246. USBFS_WKUP_IRQHandler
  247. DMA_Channel5_6_IRQHandler
  248. SPI2_IRQHandler
  249. USBFS_IRQHandler
  250. B .
  251. ENDP
  252. ALIGN
  253. ; user Initial Stack & Heap
  254. IF :DEF:__MICROLIB
  255. EXPORT __initial_sp
  256. EXPORT __heap_base
  257. EXPORT __heap_limit
  258. ELSE
  259. IMPORT __use_two_region_memory
  260. EXPORT __user_initial_stackheap
  261. __user_initial_stackheap PROC
  262. LDR R0, = Heap_Mem
  263. LDR R1, =(Stack_Mem + Stack_Size)
  264. LDR R2, = (Heap_Mem + Heap_Size)
  265. LDR R3, = Stack_Mem
  266. BX LR
  267. ENDP
  268. ALIGN
  269. ENDIF
  270. END