gd32f3x0_pmu.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*!
  2. \file gd32f3x0_pmu.h
  3. \brief definitions for the PMU
  4. */
  5. /*
  6. Copyright (C) 2017 GigaDevice
  7. 2017-06-06, V1.0.0, firmware for GD32F3x0
  8. */
  9. #ifndef GD32F3X0_PMU_H
  10. #define GD32F3X0_PMU_H
  11. #include "gd32f3x0.h"
  12. /* PMU definitions */
  13. #define PMU PMU_BASE /*!< PMU base address */
  14. /* registers definitions */
  15. #define PMU_CTL REG32((PMU) + 0x00U) /*!< PMU control register */
  16. #define PMU_CS REG32((PMU) + 0x04U) /*!< PMU control and status register */
  17. /* bits definitions */
  18. /* PMU_CTL */
  19. #define PMU_CTL_LDOLP BIT(0) /*!< LDO low power mode */
  20. #define PMU_CTL_STBMOD BIT(1) /*!< standby mode */
  21. #define PMU_CTL_WURST BIT(2) /*!< wakeup flag reset */
  22. #define PMU_CTL_STBRST BIT(3) /*!< standby flag reset */
  23. #define PMU_CTL_LVDEN BIT(4) /*!< low voltage detector enable */
  24. #define PMU_CTL_LVDT BITS(5,7) /*!< low voltage detector threshold */
  25. #define PMU_CTL_BKPWEN BIT(8) /*!< backup domain write enable */
  26. #define PMU_CTL_LDLP BIT(10) /*!< low-driver mode when use low power LDO */
  27. #define PMU_CTL_LDNP BIT(11) /*!< low-driver mode when use normal power LDO */
  28. #define PMU_CTL_LDOVS BITS(14,15) /*!< LDO output voltage select */
  29. #define PMU_CTL_HDEN BIT(16) /*!< high-driver mode enable */
  30. #define PMU_CTL_HDS BIT(17) /*!< high-driver mode switch */
  31. #define PMU_CTL_LDEN BITS(18,19) /*!< low-driver mode enable in deep-sleep mode */
  32. /* PMU_CS */
  33. #define PMU_CS_WUF BIT(0) /*!< wakeup flag */
  34. #define PMU_CS_STBF BIT(1) /*!< standby flag */
  35. #define PMU_CS_LVDF BIT(2) /*!< low voltage detector status flag */
  36. #define PMU_CS_WUPEN0 BIT(8) /*!< wakeup pin enable */
  37. #define PMU_CS_WUPEN1 BIT(9) /*!< wakeup pin enable */
  38. #define PMU_CS_WUPEN4 BIT(12) /*!< wakeup pin enable */
  39. #define PMU_CS_WUPEN5 BIT(13) /*!< wakeup pin enable */
  40. #define PMU_CS_WUPEN6 BIT(14) /*!< wakeup pin enable */
  41. #define PMU_CS_LDOVSRF BIT(15) /*!< LDO voltage select ready flag */
  42. #define PMU_CS_HDRF BIT(16) /*!< high-driver ready flag */
  43. #define PMU_CS_HDSRF BIT(17) /*!< high-driver switch ready flag */
  44. #define PMU_CS_LDRF BITS(18,19) /*!< low-driver mode ready flag */
  45. /* constants definitions */
  46. /* PMU low voltage detector threshold definitions */
  47. #define CTL_LVDT(regval) (BITS(5,7)&((uint32_t)(regval)<<5))
  48. #define PMU_LVDT_0 CTL_LVDT(0) /*!< voltage threshold is 2.1V */
  49. #define PMU_LVDT_1 CTL_LVDT(1) /*!< voltage threshold is 2.3V */
  50. #define PMU_LVDT_2 CTL_LVDT(2) /*!< voltage threshold is 2.4V */
  51. #define PMU_LVDT_3 CTL_LVDT(3) /*!< voltage threshold is 2.6V */
  52. #define PMU_LVDT_4 CTL_LVDT(4) /*!< voltage threshold is 2.7V */
  53. #define PMU_LVDT_5 CTL_LVDT(5) /*!< voltage threshold is 2.9V */
  54. #define PMU_LVDT_6 CTL_LVDT(6) /*!< voltage threshold is 3.0V */
  55. #define PMU_LVDT_7 CTL_LVDT(7) /*!< voltage threshold is 3.1V */
  56. /* PMU LDO output voltage select definitions */
  57. #define CTL_LDOVS(regval) (BITS(14,15)&((uint32_t)(regval)<<14))
  58. #define PMU_LDOVS_LOW CTL_LDOVS(1) /*!< LDO output voltage low mode */
  59. #define PMU_LDOVS_MID CTL_LDOVS(2) /*!< LDO output voltage mid mode */
  60. #define PMU_LDOVS_HIGH CTL_LDOVS(3) /*!< LDO output voltage high mode */
  61. /* PMU low-driver mode enable in deep-sleep mode */
  62. #define CTL_LDEN(regval) (BITS(18,19)&((uint32_t)(regval)<<18))
  63. #define PMU_LOWDRIVER_DISABLE CTL_LDEN(0) /*!< low-driver mode disable in deep-sleep mode */
  64. #define PMU_LOWDRIVER_ENABLE CTL_LDEN(3) /*!< low-driver mode enable in deep-sleep mode */
  65. /* PMU high-driver mode switch */
  66. #define PMU_HIGHDR_SWITCH_NONE ((uint32_t)0x00000000U) /*!< no high-driver mode switch */
  67. #define PMU_HIGHDR_SWITCH_EN PMU_CTL_HDS /*!< high-driver mode switch */
  68. /* PMU low-driver mode when use normal power LDO */
  69. #define PMU_NORMALDR_NORMALPWR ((uint32_t)0x00000000U) /*!< normal-driver when use normal power LDO */
  70. #define PMU_LOWDR_NORMALPWR PMU_CTL_LDNP /*!< low-driver mode enabled when LDEN is 11 and use normal power LDO */
  71. /* PMU low-driver mode when use low power LDO */
  72. #define PMU_NORMALDR_LOWPWR ((uint32_t)0x00000000U) /*!< normal-driver when use low power LDO */
  73. #define PMU_LOWDR_LOWPWR PMU_CTL_LDLP /*!< low-driver mode enabled when LDEN is 11 and use low power LDO */
  74. /* PMU ldo definitions */
  75. #define PMU_LDO_NORMAL ((uint32_t)0x00000000U) /*!< LDO operates normally when PMU enter deepsleep mode */
  76. #define PMU_LDO_LOWPOWER PMU_CTL_LDOLP /*!< LDO work at low power status when PMU enter deepsleep mode */
  77. /* PMU low power mode ready flag definitions */
  78. #define CS_LDRF(regval) (BITS(18,19)&((uint32_t)(regval)<<18))
  79. #define PMU_LDRF_NORMAL CS_LDRF(0) /*!< normal-driver in deep-sleep mode */
  80. #define PMU_LDRF_LOWDRIVER CS_LDRF(3) /*!< low-driver mode in deep-sleep mode */
  81. /* PMU flag definitions */
  82. #define PMU_FLAG_WAKEUP PMU_CS_WUF /*!< wakeup flag status */
  83. #define PMU_FLAG_STANDBY PMU_CS_STBF /*!< standby flag status */
  84. #define PMU_FLAG_LVD PMU_CS_LVDF /*!< LVD flag status */
  85. #define PMU_FLAG_LDOVSR PMU_CS_LDOVSRF /*!< LDO voltage select ready flag */
  86. #define PMU_FLAG_HDR PMU_CS_HDRF /*!< high-driver ready flag */
  87. #define PMU_FLAG_HDSR PMU_CS_HDSRF /*!< high-driver switch ready flag */
  88. #define PMU_FLAG_LDR PMU_CS_LDRF /*!< low-driver mode ready flag */
  89. /* PMU WKUP pin definitions */
  90. #define PMU_WAKEUP_PIN0 PMU_CS_WUPEN0 /*!< WKUP Pin 0 (PA0) enable */
  91. #define PMU_WAKEUP_PIN1 PMU_CS_WUPEN1 /*!< WKUP Pin 1 (PC13) enable */
  92. #define PMU_WAKEUP_PIN4 PMU_CS_WUPEN4 /*!< WKUP Pin 4 (PC5) enable */
  93. #define PMU_WAKEUP_PIN5 PMU_CS_WUPEN5 /*!< WKUP Pin 5 (PB5) enable */
  94. #define PMU_WAKEUP_PIN6 PMU_CS_WUPEN6 /*!< WKUP Pin 6 (PB15) enable */
  95. /* PMU flag reset definitions */
  96. #define PMU_FLAG_RESET_WAKEUP PMU_CTL_WURST /*!< wakeup flag reset */
  97. #define PMU_FLAG_RESET_STANDBY PMU_CTL_STBRST /*!< standby flag reset */
  98. /* PMU command constants definitions */
  99. #define WFI_CMD ((uint8_t)0x00U) /*!< use WFI command */
  100. #define WFE_CMD ((uint8_t)0x01U) /*!< use WFE command */
  101. /* function declarations */
  102. /* reset PMU registers */
  103. void pmu_deinit(void);
  104. /* select low voltage detector threshold */
  105. void pmu_lvd_select(uint32_t lvdt_n);
  106. /* select LDO output voltage */
  107. void pmu_ldo_output_select(uint32_t ldo_output);
  108. /* disable PMU lvd */
  109. void pmu_lvd_disable(void);
  110. /* functions of low-driver mode and high-driver mode in deep-sleep mode */
  111. /* enable low-driver mode in deep-sleep mode */
  112. void pmu_lowdriver_mode_enable(void);
  113. /* disable low-driver mode in deep-sleep mode */
  114. void pmu_lowdriver_mode_disable(void);
  115. /* enable high-driver mode */
  116. void pmu_highdriver_mode_enable(void);
  117. /* disable high-driver mode */
  118. void pmu_highdriver_mode_disable(void);
  119. /* switch high-driver mode */
  120. void pmu_highdriver_switch_select(uint32_t highdr_switch);
  121. /* in deep-sleep mode, low-driver mode when use low power LDO */
  122. void pmu_lowpower_driver_config(uint32_t mode);
  123. /* in deep-sleep mode, low-driver mode when use normal power LDO */
  124. void pmu_normalpower_driver_config(uint32_t mode);
  125. /* set PMU mode */
  126. /* PMU work in sleep mode */
  127. void pmu_to_sleepmode(uint8_t sleepmodecmd);
  128. /* PMU work in deepsleep mode */
  129. void pmu_to_deepsleepmode(uint32_t ldo, uint8_t deepsleepmodecmd);
  130. /* PMU work in standby mode */
  131. void pmu_to_standbymode(uint8_t standbymodecmd);
  132. /* enable PMU wakeup pin */
  133. void pmu_wakeup_pin_enable(uint32_t wakeup_pin);
  134. /* disable PMU wakeup pin */
  135. void pmu_wakeup_pin_disable(uint32_t wakeup_pin);
  136. /* backup related functions */
  137. /* enable backup domain write */
  138. void pmu_backup_write_enable(void);
  139. /* disable backup domain write */
  140. void pmu_backup_write_disable(void);
  141. /* flag functions */
  142. /* clear flag bit */
  143. void pmu_flag_clear(uint32_t flag_clear);
  144. /* get flag state */
  145. FlagStatus pmu_flag_get(uint32_t flag);
  146. #endif /* GD32F3X0_PMU_H */